# LAB 1-ARITHMETIC AND LOGIC UNIT: PROJECT REPORT

NITHIN KRISHNAN
EECS 361-COMPUTER ARCHITECTURE1

### **CONTENTS**

- 1. Objective
- 2. Design
- 3. Conclusion

## **Objective:**

To perform basic arithmetic and logic operations like add, subtract, shift, and, or, xor, setless than using VHDL and simulate the results using ModelSim.

## Design:

The ALU is realised structurally with the help of gates. The 32 bit ALU is designed with the help of bit-slicing. The one bit ALU is designed first and then extended to function for the required 32 bits. In the case of shift we perform only 32 bit operation as it is not possible to shift a 1 bit input.

### **CONCLUSION:**

The ALU was designed and simulated successfully.